Better processor definition
authorBruno Cardoso Lopes <bruno.cardoso@gmail.com>
Tue, 6 Nov 2007 03:15:20 +0000 (03:15 +0000)
committerBruno Cardoso Lopes <bruno.cardoso@gmail.com>
Tue, 6 Nov 2007 03:15:20 +0000 (03:15 +0000)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@43749 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/Mips/Mips.td
lib/Target/Mips/MipsSubtarget.cpp

index 8beb3fb8953733366a943ec22357f85aa3da3f19..c4b40e24f758d81c54511f061853f6645e95b478 100644 (file)
@@ -33,6 +33,7 @@ def MipsInstrInfo : InstrInfo {
 // CPU Directives                                                             //
 //===----------------------------------------------------------------------===//
 
+// Not currently supported, but work as SubtargetFeature placeholder.
 def FeatureMipsIII : SubtargetFeature<"mips3", "IsMipsIII", "true",
                                       "MipsIII ISA Support">;
 
@@ -40,8 +41,9 @@ def FeatureMipsIII : SubtargetFeature<"mips3", "IsMipsIII", "true",
 // Mips processors supported.
 //===----------------------------------------------------------------------===//
 
-def : Processor<"generic", MipsGenericItineraries, []>;
-//def : Processor<"r4000",   MipsR4000Itineraries,   [FeatureMipsIII]>;
+def : Processor<"mips1", MipsGenericItineraries, []>;
+def : Processor<"r2000", MipsGenericItineraries, []>;
+def : Processor<"r3000", MipsGenericItineraries, []>;
 
 def Mips : Target {
   let InstructionSet = MipsInstrInfo;
index 4665279df690466e4a27fc33ee1d10a54ddab0d2..d7dd53b96b32d465e3bf44b729094f9642233559 100644 (file)
@@ -20,7 +20,7 @@ MipsSubtarget::MipsSubtarget(const TargetMachine &TM, const Module &M,
                              const std::string &FS) : 
   IsMipsIII(false)
 {
-  std::string CPU = "generic";
+  std::string CPU = "mips1";
 
   // Parse features string.
   ParseSubtargetFeatures(FS, CPU);