#define __PCR_H
struct pcr_ops {
- u64 (*read)(void);
- void (*write)(u64);
+ u64 (*read)(unsigned long);
+ void (*write)(unsigned long, u64);
};
extern const struct pcr_ops *pcr_ops;
pt_regs_trap_type(regs), SIGINT) == NOTIFY_STOP)
touched = 1;
else
- pcr_ops->write(PCR_PIC_PRIV);
+ pcr_ops->write(0, PCR_PIC_PRIV);
sum = local_cpu_data().irq0_irqs;
if (__get_cpu_var(nmi_touch)) {
}
if (__get_cpu_var(wd_enabled)) {
write_pic(picl_value(nmi_hz));
- pcr_ops->write(pcr_enable);
+ pcr_ops->write(0, pcr_enable);
}
restore_hardirq_stack(orig_sp);
void stop_nmi_watchdog(void *unused)
{
- pcr_ops->write(PCR_PIC_PRIV);
+ pcr_ops->write(0, PCR_PIC_PRIV);
__get_cpu_var(wd_enabled) = 0;
atomic_dec(&nmi_active);
}
__get_cpu_var(wd_enabled) = 1;
atomic_inc(&nmi_active);
- pcr_ops->write(PCR_PIC_PRIV);
+ pcr_ops->write(0, PCR_PIC_PRIV);
write_pic(picl_value(nmi_hz));
- pcr_ops->write(pcr_enable);
+ pcr_ops->write(0, pcr_enable);
}
static void nmi_adjust_hz_one(void *unused)
if (!__get_cpu_var(wd_enabled))
return;
- pcr_ops->write(PCR_PIC_PRIV);
+ pcr_ops->write(0, PCR_PIC_PRIV);
write_pic(picl_value(nmi_hz));
- pcr_ops->write(pcr_enable);
+ pcr_ops->write(0, pcr_enable);
}
void nmi_adjust_hz(unsigned int new_hz)
const struct pcr_ops *pcr_ops;
EXPORT_SYMBOL_GPL(pcr_ops);
-static u64 direct_pcr_read(void)
+static u64 direct_pcr_read(unsigned long reg_num)
{
u64 val;
+ WARN_ON_ONCE(reg_num != 0);
read_pcr(val);
return val;
}
-static void direct_pcr_write(u64 val)
+static void direct_pcr_write(unsigned long reg_num, u64 val)
{
+ WARN_ON_ONCE(reg_num != 0);
write_pcr(val);
}
.write = direct_pcr_write,
};
-static void n2_pcr_write(u64 val)
+static void n2_pcr_write(unsigned long reg_num, u64 val)
{
unsigned long ret;
+ WARN_ON_ONCE(reg_num != 0);
if (val & PCR_N2_HTRACE) {
ret = sun4v_niagara2_setperf(HV_N2_PERF_SPARC_CTL, val);
if (ret != HV_EOK)
val |= hwc->config;
cpuc->pcr = val;
- pcr_ops->write(cpuc->pcr);
+ pcr_ops->write(0, cpuc->pcr);
}
static inline void sparc_pmu_disable_event(struct cpu_hw_events *cpuc, struct hw_perf_event *hwc, int idx)
val |= nop;
cpuc->pcr = val;
- pcr_ops->write(cpuc->pcr);
+ pcr_ops->write(0, cpuc->pcr);
}
static u32 read_pmc(int idx)
cpuc->pcr = pcr | cpuc->event[0]->hw.config_base;
}
- pcr_ops->write(cpuc->pcr);
+ pcr_ops->write(0, cpuc->pcr);
}
static void sparc_pmu_disable(struct pmu *pmu)
sparc_pmu->hv_bit | sparc_pmu->irq_bit);
cpuc->pcr = val;
- pcr_ops->write(cpuc->pcr);
+ pcr_ops->write(0, cpuc->pcr);
}
static int active_event_index(struct cpu_hw_events *cpuc,
struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
stop_nmi_watchdog(NULL);
- cpuc->pcr = pcr_ops->read();
+ cpuc->pcr = pcr_ops->read(0);
}
void perf_event_grab_pmc(void)
cpu = smp_processor_id();
- pcr = pcr_ops->read();
+ pcr = pcr_ops->read(0);
read_pic(pic);
pr_info("\n");
* overflow so we don't lose any events.
*/
if (sparc_pmu->irq_bit)
- pcr_ops->write(cpuc->pcr);
+ pcr_ops->write(0, cpuc->pcr);
for (i = 0; i < cpuc->n_events; i++) {
struct perf_event *event = cpuc->event[i];