usb: dwc3: omap: fix IRQ handling
authorFelipe Balbi <balbi@ti.com>
Tue, 6 Sep 2011 09:00:39 +0000 (12:00 +0300)
committerFelipe Balbi <balbi@ti.com>
Fri, 9 Sep 2011 10:03:12 +0000 (13:03 +0300)
In order to ACK the IRQ we must write back
to the same register the bits we read.

Signed-off-by: Felipe Balbi <balbi@ti.com>
drivers/usb/dwc3/dwc3-omap.c

index 8b9a3d850befbd8cc59c8af4f40b6eb394f147c9..421b5db2dfe6d15366cfa269f7597f4058ba085c 100644 (file)
@@ -131,12 +131,10 @@ static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
 {
        struct dwc3_omap        *omap = _omap;
        u32                     reg;
-       u32                     ctrl;
 
        spin_lock(&omap->lock);
 
        reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_1);
-       ctrl = dwc3_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL);
 
        if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
                dev_dbg(omap->dev, "DMA Disable was Cleared\n");
@@ -146,47 +144,34 @@ static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
        if (reg & USBOTGSS_IRQ1_OEVT)
                dev_dbg(omap->dev, "OTG Event\n");
 
-       if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE) {
+       if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
                dev_dbg(omap->dev, "DRVVBUS Rise\n");
-               ctrl |= USBOTGSS_UTMI_OTG_CTRL_DRVVBUS;
-       }
 
-       if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE) {
+       if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
                dev_dbg(omap->dev, "CHRGVBUS Rise\n");
-               ctrl |= USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS;
-       }
 
-       if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE) {
+       if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
                dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
-               ctrl |= USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS;
-       }
 
-       if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE) {
+       if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
                dev_dbg(omap->dev, "IDPULLUP Rise\n");
-               ctrl |= USBOTGSS_UTMI_OTG_CTRL_IDPULLUP;
-       }
 
-       if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL) {
+       if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
                dev_dbg(omap->dev, "DRVVBUS Fall\n");
-               ctrl &= ~USBOTGSS_UTMI_OTG_CTRL_DRVVBUS;
-       }
 
-       if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL) {
+       if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
                dev_dbg(omap->dev, "CHRGVBUS Fall\n");
-               ctrl &= ~USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS;
-       }
 
-       if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL) {
+       if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
                dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
-               ctrl &= ~USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS;
-       }
 
-       if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL) {
+       if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
                dev_dbg(omap->dev, "IDPULLUP Fall\n");
-               ctrl &= ~USBOTGSS_UTMI_OTG_CTRL_IDPULLUP;
-       }
 
-       dwc3_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL, ctrl);
+       dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
+
+       reg = dwc3_readl(omap->base, USBOTGSS_IRQSTATUS_0);
+       dwc3_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
 
        spin_unlock(&omap->lock);