Add correct encoding for "bl __aeabi_read_tp". However, the asm matcher isn't
authorBill Wendling <isanbard@gmail.com>
Tue, 30 Nov 2010 00:34:08 +0000 (00:34 +0000)
committerBill Wendling <isanbard@gmail.com>
Tue, 30 Nov 2010 00:34:08 +0000 (00:34 +0000)
able to match this yet.

git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@120369 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/ARM/ARMInstrThumb.td

index 0fac0daa0ef7e3c259b47c90119535b44a1648b3..3fd4d8000fee006f827c93564d13f889598fd0a2 100644 (file)
@@ -1265,11 +1265,13 @@ def tLEApcrelJT : T1I<(outs tGPR:$Rd),
 //
 
 // __aeabi_read_tp preserves the registers r1-r3.
-let isCall = 1,
-  Defs = [R0, LR], Uses = [SP] in {
+let isCall = 1, Defs = [R0, LR], Uses = [SP] in {
   def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
                      "bl\t__aeabi_read_tp",
-                     [(set R0, ARMthread_pointer)]>;
+                     [(set R0, ARMthread_pointer)]> {
+    // Encoding is 0xf7fffffe.
+    let Inst = 0xf7fffffe;
+  }
 }
 
 // SJLJ Exception handling intrinsics