staging: tidspbridge: remove custom typedef reg_uword32
authorNishanth Menon <nm@ti.com>
Mon, 12 Jul 2010 22:56:02 +0000 (17:56 -0500)
committerGreg Kroah-Hartman <gregkh@suse.de>
Thu, 22 Jul 2010 17:50:15 +0000 (10:50 -0700)
use readl, writel to get and set the register instead.

Signed-off-by: Nishanth Menon <nm@ti.com>
Reviewed-by: Felipe Contreras <felipe.contreras@gmail.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
drivers/staging/tidspbridge/core/tiomap3430.c
drivers/staging/tidspbridge/core/tiomap3430_pwr.c
drivers/staging/tidspbridge/core/tiomap_io.c
drivers/staging/tidspbridge/rmgr/node.c

index 48f1d7ca9246e6f3b5c3bba6be3a9e25fa081b52..b8b320eddf0b50a5454b58abbaf30e6a74efbbf8 100644 (file)
@@ -555,24 +555,18 @@ static int bridge_brd_start(struct bridge_dev_context *dev_ctxt,
                dev_context->mbox->rxq->callback = (int (*)(void *))io_mbox_msg;
 
 /*PM_IVA2GRPSEL_PER = 0xC0;*/
-               temp = (u32) *((reg_uword32 *)
-                               ((u32) (resources->dw_per_pm_base) + 0xA8));
+               temp = readl(resources->dw_per_pm_base + 0xA8);
                temp = (temp & 0xFFFFFF30) | 0xC0;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8)) =
-                   (u32) temp;
+               writel(temp, resources->dw_per_pm_base + 0xA8);
 
 /*PM_MPUGRPSEL_PER &= 0xFFFFFF3F; */
-               temp = (u32) *((reg_uword32 *)
-                               ((u32) (resources->dw_per_pm_base) + 0xA4));
+               temp = readl(resources->dw_per_pm_base + 0xA4);
                temp = (temp & 0xFFFFFF3F);
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4)) =
-                   (u32) temp;
+               writel(temp, resources->dw_per_pm_base + 0xA4);
 /*CM_SLEEPDEP_PER |= 0x04; */
-               temp = (u32) *((reg_uword32 *)
-                               ((u32) (resources->dw_per_base) + 0x44));
+               temp = readl(resources->dw_per_base + 0x44);
                temp = (temp & 0xFFFFFFFB) | 0x04;
-               *((reg_uword32 *) ((u32) (resources->dw_per_base) + 0x44)) =
-                   (u32) temp;
+               writel(temp, resources->dw_per_base + 0x44);
 
 /*CM_CLKSTCTRL_IVA2 = 0x00000003 -To Allow automatic transitions */
                (*pdata->dsp_cm_write)(OMAP34XX_CLKSTCTRL_ENABLE_AUTO,
index 2b3ce64ee91bfe35157d3ebac0d4616e966a2dbc..384b833dc3e78140c35412cbea9ec3b2bfcb3d41 100644 (file)
@@ -430,12 +430,8 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
 
        switch (clock_id) {
        case BPWR_GP_TIMER5:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_GPT5_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_GPT5_MASK;
@@ -443,18 +439,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_GPT5_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_GPT5_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_GP_TIMER6:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_GPT6_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_GPT6_MASK;
@@ -462,18 +452,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_GPT6_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_GPT6_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_GP_TIMER7:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_GPT7_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_GPT7_MASK;
@@ -481,18 +465,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_GPT7_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_GPT7_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_GP_TIMER8:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_GPT8_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_GPT8_MASK;
@@ -500,18 +478,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_GPT8_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_GPT8_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_MCBSP1:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_core_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_core_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_core_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_core_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_MCBSP1_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_MCBSP1_MASK;
@@ -519,18 +491,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_MCBSP1_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_MCBSP1_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_core_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_core_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_core_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_core_pm_base + 0xA4);
                break;
        case BPWR_MCBSP2:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_MCBSP2_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_MCBSP2_MASK;
@@ -538,18 +504,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_MCBSP2_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_MCBSP2_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_MCBSP3:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_MCBSP3_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_MCBSP3_MASK;
@@ -557,18 +517,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_MCBSP3_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_MCBSP3_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_MCBSP4:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_per_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_per_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_MCBSP4_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_MCBSP4_MASK;
@@ -576,18 +530,12 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_MCBSP4_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_MCBSP4_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_per_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        case BPWR_MCBSP5:
-               iva2_grpsel = (u32) *((reg_uword32 *)
-                                      ((u32) (resources->dw_core_pm_base) +
-                                       0xA8));
-               mpu_grpsel = (u32) *((reg_uword32 *)
-                                     ((u32) (resources->dw_core_pm_base) +
-                                      0xA4));
+               iva2_grpsel = readl(resources->dw_per_pm_base + 0xA8);
+               mpu_grpsel = readl(resources->dw_per_pm_base + 0xA4);
                if (enable) {
                        iva2_grpsel |= OMAP3430_GRPSEL_MCBSP5_MASK;
                        mpu_grpsel &= ~OMAP3430_GRPSEL_MCBSP5_MASK;
@@ -595,10 +543,8 @@ void dsp_clk_wakeup_event_ctrl(u32 clock_id, bool enable)
                        mpu_grpsel |= OMAP3430_GRPSEL_MCBSP5_MASK;
                        iva2_grpsel &= ~OMAP3430_GRPSEL_MCBSP5_MASK;
                }
-               *((reg_uword32 *) ((u32) (resources->dw_core_pm_base) + 0xA8))
-                   = iva2_grpsel;
-               *((reg_uword32 *) ((u32) (resources->dw_core_pm_base) + 0xA4))
-                   = mpu_grpsel;
+               writel(iva2_grpsel, resources->dw_per_pm_base + 0xA8);
+               writel(mpu_grpsel, resources->dw_per_pm_base + 0xA4);
                break;
        }
 }
index 3f6d084ca503e5e7b7354118540e0f1dd51f9d12..4153eefce3fe78a093ca05c82bb031555b361c7f 100644 (file)
@@ -439,7 +439,7 @@ int sm_interrupt_dsp(struct bridge_dev_context *dev_context, u16 mb_val)
                omap_mbox_restore_ctx(dev_context->mbox);
 
                /* Access MMU SYS CONFIG register to generate a short wakeup */
-               temp = *(reg_uword32 *) (resources->dw_dmmu_base + 0x10);
+               temp = readl(resources->dw_dmmu_base + 0x10);
 
                dev_context->dw_brd_state = BRD_RUNNING;
        } else if (dev_context->dw_brd_state == BRD_RETENTION) {
index d53d34021fdc339b3a9692592cb627c3c7709b34..6bb65eaa272dab3fc4a5ea93b3cd914cc0e0e1bf 100644 (file)
@@ -623,9 +623,7 @@ func_cont:
                        ul_gpp_mem_base = (u32) host_res->dw_mem_base[1];
                        off_set = pul_value - dynext_base;
                        ul_stack_seg_addr = ul_gpp_mem_base + off_set;
-                       ul_stack_seg_val = (u32) *((reg_uword32 *)
-                                                   ((u32)
-                                                    (ul_stack_seg_addr)));
+                       ul_stack_seg_val = readl(ul_stack_seg_addr);
 
                        dev_dbg(bridge, "%s: StackSegVal = 0x%x, StackSegAddr ="
                                " 0x%x\n", __func__, ul_stack_seg_val,