clk: sunxi: Implement MMC phase control
authorEmilio López <emilio@elopez.com.ar>
Fri, 2 May 2014 15:57:16 +0000 (17:57 +0200)
committerMike Turquette <mturquette@linaro.org>
Mon, 5 May 2014 22:55:57 +0000 (15:55 -0700)
HdG: add header exporting clk_sunxi_mmc_phase_control

Signed-off-by: Emilio López <emilio@elopez.com.ar>
Signed-off-by: Hans de Goede <hdegoede@redhat.com>
Signed-off-by: Mike Turquette <mturquette@linaro.org>
drivers/clk/sunxi/clk-sunxi.c
include/linux/clk/sunxi.h [new file with mode: 0644]

index bd7dc733c1ca52170c2a5fd6418770794630235b..59f90401b9000ac9e4b6e9070efd7e0a45a75c94 100644 (file)
@@ -506,6 +506,42 @@ CLK_OF_DECLARE(sun7i_a20_gmac, "allwinner,sun7i-a20-gmac-clk",
 
 
 
+/**
+ * clk_sunxi_mmc_phase_control() - configures MMC clock phase control
+ */
+
+void clk_sunxi_mmc_phase_control(struct clk_hw *hw, u8 sample, u8 output)
+{
+       #define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
+       #define to_clk_factors(_hw) container_of(_hw, struct clk_factors, hw)
+
+       struct clk_composite *composite = to_clk_composite(hw);
+       struct clk_hw *rate_hw = composite->rate_hw;
+       struct clk_factors *factors = to_clk_factors(rate_hw);
+       unsigned long flags = 0;
+       u32 reg;
+
+       if (factors->lock)
+               spin_lock_irqsave(factors->lock, flags);
+
+       reg = readl(factors->reg);
+
+       /* set sample clock phase control */
+       reg &= ~(0x7 << 20);
+       reg |= ((sample & 0x7) << 20);
+
+       /* set output clock phase control */
+       reg &= ~(0x7 << 8);
+       reg |= ((output & 0x7) << 8);
+
+       writel(reg, factors->reg);
+
+       if (factors->lock)
+               spin_unlock_irqrestore(factors->lock, flags);
+}
+EXPORT_SYMBOL(clk_sunxi_mmc_phase_control);
+
+
 /**
  * sunxi_factors_clk_setup() - Setup function for factor clocks
  */
diff --git a/include/linux/clk/sunxi.h b/include/linux/clk/sunxi.h
new file mode 100644 (file)
index 0000000..1ef5c89
--- /dev/null
@@ -0,0 +1,22 @@
+/*
+ * Copyright 2013 - Hans de Goede <hdegoede@redhat.com>
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ */
+
+#ifndef __LINUX_CLK_SUNXI_H_
+#define __LINUX_CLK_SUNXI_H_
+
+#include <linux/clk.h>
+
+void clk_sunxi_mmc_phase_control(struct clk_hw *hw, u8 sample, u8 output);
+
+#endif