X86GenInstrInfo.inc X86GenInstrSelector.inc
X86GenRegisterNames.inc:: X86.td X86RegisterInfo.td ../Target.td $(TBLGEN)
- @echo "Tblgen'ing $<"
- $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-enums -o $@
+ @echo "Building $< register names with tblgen"
+ $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-enums -o $@
X86GenRegisterInfo.h.inc:: X86.td X86RegisterInfo.td ../Target.td $(TBLGEN)
- @echo "Tblgen'ing $<"
- $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc-header -o $@
+ @echo "Building $< register information header with tblgen"
+ $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc-header -o $@
X86GenRegisterInfo.inc:: X86.td X86RegisterInfo.td ../Target.td $(TBLGEN)
- @echo "Tblgen'ing $<"
- $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc -o $@
+ @echo "Building $< register information implementation with tblgen"
+ $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-register-desc -o $@
X86GenInstrNames.inc:: X86.td X86InstrInfo.td ../Target.td $(TBLGEN)
- @echo "Tblgen'ing $<"
- $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-enums -o $@
+ @echo "Building $< instruction names with tblgen"
+ $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-enums -o $@
X86GenInstrInfo.inc:: X86.td X86InstrInfo.td ../Target.td $(TBLGEN)
- @echo "Tblgen'ing $<"
- $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-desc -o $@
+ @echo "Building $< instruction information with tblgen"
+ $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-desc -o $@
X86GenInstrSelector.inc:: X86.td X86InstrInfo.td ../Target.td $(TBLGEN)
- @echo "Tblgen'ing $<"
- $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-selector -o $@
+ @echo "Building $< instruction selector with tblgen"
+ $(VERB) $(TBLGEN) -I $(BUILD_SRC_DIR) $< -gen-instr-selector -o $@
clean::
$(VERB) rm -f *.inc