[ARM] Add Thumb-2 code size optimization regression test for LSR (register).
authorTilmann Scheller <t.scheller@samsung.com>
Thu, 11 Sep 2014 10:45:50 +0000 (10:45 +0000)
committerTilmann Scheller <t.scheller@samsung.com>
Thu, 11 Sep 2014 10:45:50 +0000 (10:45 +0000)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@217582 91177308-0d34-0410-b5e6-96231b3b80d8

test/CodeGen/ARM/thumb2-size-opt.ll

index a6fdbc8c1a28bf854c756c5d12f48ac13636ce6e..0084a456a72e96fadd3b7669fc3bbb10eb1e9478 100644 (file)
@@ -73,3 +73,12 @@ entry:
   %shr = lshr i32 %a, 13
   ret i32 %shr
 }
+
+define i32 @lsr-reg(i32 %a, i32 %b) nounwind readnone {
+; CHECK-LABEL: "lsr-reg":
+; CHECK: lsr.w r{{[0-9]+}}, r{{[0-9]+}}, r{{[0-9]+}} @ encoding: [{{0x..,0x..,0x..,0x..}}]
+; CHECK-OPT: lsrs r{{[0-7]}}, r{{[0-7]}}  @ encoding: [{{0x..,0x..}}]
+entry:
+  %shr = lshr i32 %a, %b
+  ret i32 %shr
+}