brcm80211: use native PCI register offsets
authorStanislav Fomichev <kernel@fomichev.me>
Sun, 10 Apr 2011 18:34:18 +0000 (22:34 +0400)
committerGreg Kroah-Hartman <gregkh@suse.de>
Mon, 25 Apr 2011 23:29:40 +0000 (16:29 -0700)
Signed-off-by: Stanislav Fomichev <kernel@fomichev.me>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
drivers/staging/brcm80211/include/pcicfg.h
drivers/staging/brcm80211/util/nicpci.c
drivers/staging/brcm80211/util/siutils.c

index a3569e48ddf0c4de18c766be921747ba5eb9c1d7..860121ffa8f5caeb6b678a1c49afb06907bfc177 100644 (file)
@@ -17,6 +17,8 @@
 #ifndef        _h_pcicfg_
 #define        _h_pcicfg_
 
+#include <linux/pci_regs.h>
+
 /* The actual config space */
 
 #define        PCI_BAR_MAX             6
@@ -56,38 +58,6 @@ typedef struct _pci_config_regs {
 #define        SZPCR           (sizeof (pci_config_regs))
 #define        MINSZPCR        64      /* offsetof (dev_dep[0] */
 
-/* A structure for the config registers is nice, but in most
- * systems the config space is not memory mapped, so we need
- * field offsetts. :-(
- */
-#define        PCI_CFG_VID             0
-#define        PCI_CFG_DID             2
-#define        PCI_CFG_CMD             4
-#define        PCI_CFG_STAT            6
-#define        PCI_CFG_REV             8
-#define        PCI_CFG_PROGIF          9
-#define        PCI_CFG_SUBCL           0xa
-#define        PCI_CFG_BASECL          0xb
-#define        PCI_CFG_CLSZ            0xc
-#define        PCI_CFG_LATTIM          0xd
-#define        PCI_CFG_HDR             0xe
-#define        PCI_CFG_BIST            0xf
-#define        PCI_CFG_BAR0            0x10
-#define        PCI_CFG_BAR1            0x14
-#define        PCI_CFG_BAR2            0x18
-#define        PCI_CFG_BAR3            0x1c
-#define        PCI_CFG_BAR4            0x20
-#define        PCI_CFG_BAR5            0x24
-#define        PCI_CFG_CIS             0x28
-#define        PCI_CFG_SVID            0x2c
-#define        PCI_CFG_SSID            0x2e
-#define        PCI_CFG_ROMBAR          0x30
-#define PCI_CFG_CAPPTR         0x34
-#define        PCI_CFG_INT             0x3c
-#define        PCI_CFG_PIN             0x3d
-#define        PCI_CFG_MINGNT          0x3e
-#define        PCI_CFG_MAXLAT          0x3f
-
 /* Classes and subclasses */
 
 /* Header types */
index a1fb2f08984d5173d4dd8fe38270bd16434701ee..d603452ffb5fd0fbe394f9044c2da8222461bdfa 100644 (file)
@@ -130,16 +130,16 @@ pcicore_find_pci_capability(void *dev, u8 req_cap_id,
        u8 byte_val;
 
        /* check for Header type 0 */
-       pci_read_config_byte(dev, PCI_CFG_HDR, &byte_val);
+       pci_read_config_byte(dev, PCI_HEADER_TYPE, &byte_val);
        if ((byte_val & 0x7f) != PCI_HEADER_NORMAL)
                goto end;
 
        /* check if the capability pointer field exists */
-       pci_read_config_byte(dev, PCI_CFG_STAT, &byte_val);
+       pci_read_config_byte(dev, PCI_STATUS, &byte_val);
        if (!(byte_val & PCI_CAPPTR_PRESENT))
                goto end;
 
-       pci_read_config_byte(dev, PCI_CFG_CAPPTR, &cap_ptr);
+       pci_read_config_byte(dev, PCI_CAPABILITY_LIST, &cap_ptr);
        /* check if the capability pointer is 0x00 */
        if (cap_ptr == 0x00)
                goto end;
index e88a7bb625f15dcffbec5c99fb6d04b5cd86e362..29b6fa70f37fcee112f15bdae81ab0ada8b748f4 100644 (file)
@@ -312,7 +312,8 @@ static __used void si_nvram_process(si_info_t *sii, char *pvars)
        switch (sii->pub.bustype) {
        case PCI_BUS:
                /* do a pci config read to get subsystem id and subvendor id */
-               pci_read_config_dword(sii->pbus, PCI_CFG_SVID, &w);
+               pci_read_config_dword(sii->pbus, PCI_SUBSYSTEM_VENDOR_ID,
+                                     &w);
                /* Let nvram variables override subsystem Vend/ID */
                sii->pub.boardvendor = (u16)si_getdevpathintvar(&sii->pub,
                        "boardvendor");
@@ -1864,7 +1865,7 @@ bool si_deviceremoved(si_t *sih)
        switch (sih->bustype) {
        case PCI_BUS:
                ASSERT(sii->pbus != NULL);
-               pci_read_config_dword(sii->pbus, PCI_CFG_VID, &w);
+               pci_read_config_dword(sii->pbus, PCI_VENDOR_ID, &w);
                if ((w & 0xFFFF) != PCI_VENDOR_ID_BROADCOM)
                        return true;
                break;