Make LLI behave just like LLC with regard to the compile passes it uses.
authorMisha Brukman <brukman+llvm@gmail.com>
Fri, 30 May 2003 20:00:13 +0000 (20:00 +0000)
committerMisha Brukman <brukman+llvm@gmail.com>
Fri, 30 May 2003 20:00:13 +0000 (20:00 +0000)
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@6444 91177308-0d34-0410-b5e6-96231b3b80d8

lib/Target/SparcV9/SparcV9TargetMachine.cpp

index 1ca04a6abad897d915c8b3e9844314b4228b5304..e79906de9ab2c71b87861b522438f665a85fd850 100644 (file)
@@ -208,8 +208,20 @@ bool UltraSparc::addPassesToJITCompile(PassManager &PM) {
   //so %fp+offset-8 and %fp+offset-16 are empty slots now!
   PM.add(createStackSlotsPass(*this));
 
+  // Specialize LLVM code for this target machine and then
+  // run basic dataflow optimizations on LLVM code.
+  if (!DisablePreSelect) {
+    PM.add(createPreSelectionPass(*this));
+    PM.add(createReassociatePass());
+    PM.add(createLICMPass());
+    PM.add(createGCSEPass());
+  }
+
   PM.add(createInstructionSelectionPass(*this));
 
+  if (!DisableSched)
+    PM.add(createInstructionSchedulingWithSSAPass(*this));
+
   // new pass: convert Value* in MachineOperand to an unsigned register
   // this brings it in line with what the X86 JIT's RegisterAllocator expects
   //PM.add(createAddRegNumToValuesPass());
@@ -217,5 +229,8 @@ bool UltraSparc::addPassesToJITCompile(PassManager &PM) {
   PM.add(getRegisterAllocator(*this));
   PM.add(getPrologEpilogInsertionPass());
 
+  if (!DisablePeephole)
+    PM.add(createPeepholeOptsPass(*this));
+
   return false; // success!
 }