From: Chris Lattner Date: Sat, 21 Aug 2004 20:09:46 +0000 (+0000) Subject: Convert bytes to bits in alignment X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=0e362770d03a10ed49f75b75aa5673bc9026e3da;p=oota-llvm.git Convert bytes to bits in alignment git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@15971 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/Sparc/SparcRegisterInfo.td b/lib/Target/Sparc/SparcRegisterInfo.td index ccbdb2054ac..9c3d355c35a 100644 --- a/lib/Target/Sparc/SparcRegisterInfo.td +++ b/lib/Target/Sparc/SparcRegisterInfo.td @@ -71,7 +71,7 @@ let Namespace = "V8" in { // FIXME: the register order should be defined in terms of the preferred // allocation order... // -def IntRegs : RegisterClass; -def DFPRegs : RegisterClass; // Tell the register file generator that the double-fp pseudo-registers diff --git a/lib/Target/SparcV8/SparcV8RegisterInfo.td b/lib/Target/SparcV8/SparcV8RegisterInfo.td index ccbdb2054ac..9c3d355c35a 100644 --- a/lib/Target/SparcV8/SparcV8RegisterInfo.td +++ b/lib/Target/SparcV8/SparcV8RegisterInfo.td @@ -71,7 +71,7 @@ let Namespace = "V8" in { // FIXME: the register order should be defined in terms of the preferred // allocation order... // -def IntRegs : RegisterClass; -def DFPRegs : RegisterClass; // Tell the register file generator that the double-fp pseudo-registers