From: Matheus Almeida Date: Fri, 31 Jan 2014 13:05:56 +0000 (+0000) Subject: Update FileCheck prefixes in preparation for the addition of Mips64 MSA tests. X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=27574db5298df2504031616c041dd9a49260a6a1;p=oota-llvm.git Update FileCheck prefixes in preparation for the addition of Mips64 MSA tests. No functional changes. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@200541 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/test/CodeGen/Mips/msa/elm_insv.ll b/test/CodeGen/Mips/msa/elm_insv.ll index fa7ceaf0c6b..ed5c2e45237 100644 --- a/test/CodeGen/Mips/msa/elm_insv.ll +++ b/test/CodeGen/Mips/msa/elm_insv.ll @@ -1,8 +1,10 @@ ; Test the MSA element insertion intrinsics that are encoded with the ELM ; instruction format. -; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | FileCheck %s -; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | FileCheck %s +; RUN: llc -march=mips -mattr=+msa,+fp64 < %s | \ +; RUN: FileCheck %s -check-prefix=MIPS-ANY -check-prefix=MIPS32 +; RUN: llc -march=mipsel -mattr=+msa,+fp64 < %s | \ +; RUN: FileCheck %s -check-prefix=MIPS-ANY -check-prefix=MIPS32 @llvm_mips_insert_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_insert_b_ARG3 = global i32 27, align 16 @@ -19,12 +21,12 @@ entry: declare <16 x i8> @llvm.mips.insert.b(<16 x i8>, i32, i32) nounwind -; CHECK: llvm_mips_insert_b_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], 0( -; CHECK-DAG: ld.b [[R2:\$w[0-9]+]], 0( -; CHECK-DAG: insert.b [[R2]][1], [[R1]] -; CHECK-DAG: st.b [[R2]], 0( -; CHECK: .size llvm_mips_insert_b_test +; MIPS-ANY: llvm_mips_insert_b_test: +; MIPS-ANY-DAG: lw [[R1:\$[0-9]+]], 0( +; MIPS-ANY-DAG: ld.b [[R2:\$w[0-9]+]], 0( +; MIPS-ANY-DAG: insert.b [[R2]][1], [[R1]] +; MIPS-ANY-DAG: st.b [[R2]], 0( +; MIPS-ANY: .size llvm_mips_insert_b_test ; @llvm_mips_insert_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_insert_h_ARG3 = global i32 27, align 16 @@ -41,12 +43,12 @@ entry: declare <8 x i16> @llvm.mips.insert.h(<8 x i16>, i32, i32) nounwind -; CHECK: llvm_mips_insert_h_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], 0( -; CHECK-DAG: ld.h [[R2:\$w[0-9]+]], 0( -; CHECK-DAG: insert.h [[R2]][1], [[R1]] -; CHECK-DAG: st.h [[R2]], 0( -; CHECK: .size llvm_mips_insert_h_test +; MIPS-ANY: llvm_mips_insert_h_test: +; MIPS-ANY-DAG: lw [[R1:\$[0-9]+]], 0( +; MIPS-ANY-DAG: ld.h [[R2:\$w[0-9]+]], 0( +; MIPS-ANY-DAG: insert.h [[R2]][1], [[R1]] +; MIPS-ANY-DAG: st.h [[R2]], 0( +; MIPS-ANY: .size llvm_mips_insert_h_test ; @llvm_mips_insert_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_insert_w_ARG3 = global i32 27, align 16 @@ -63,12 +65,12 @@ entry: declare <4 x i32> @llvm.mips.insert.w(<4 x i32>, i32, i32) nounwind -; CHECK: llvm_mips_insert_w_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], 0( -; CHECK-DAG: ld.w [[R2:\$w[0-9]+]], 0( -; CHECK-DAG: insert.w [[R2]][1], [[R1]] -; CHECK-DAG: st.w [[R2]], 0( -; CHECK: .size llvm_mips_insert_w_test +; MIPS-ANY: llvm_mips_insert_w_test: +; MIPS-ANY-DAG: lw [[R1:\$[0-9]+]], 0( +; MIPS-ANY-DAG: ld.w [[R2:\$w[0-9]+]], 0( +; MIPS-ANY-DAG: insert.w [[R2]][1], [[R1]] +; MIPS-ANY-DAG: st.w [[R2]], 0( +; MIPS-ANY: .size llvm_mips_insert_w_test ; @llvm_mips_insert_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_insert_d_ARG3 = global i64 27, align 16 @@ -85,14 +87,14 @@ entry: declare <2 x i64> @llvm.mips.insert.d(<2 x i64>, i32, i64) nounwind -; CHECK: llvm_mips_insert_d_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], 0( -; CHECK-DAG: lw [[R2:\$[0-9]+]], 4( -; CHECK-DAG: ld.w [[R3:\$w[0-9]+]], -; CHECK-DAG: insert.w [[R3]][2], [[R1]] -; CHECK-DAG: insert.w [[R3]][3], [[R2]] -; CHECK-DAG: st.w [[R3]], -; CHECK: .size llvm_mips_insert_d_test +; MIPS-ANY: llvm_mips_insert_d_test: +; MIPS32-DAG: lw [[R1:\$[0-9]+]], 0( +; MIPS32-DAG: lw [[R2:\$[0-9]+]], 4( +; MIPS32-DAG: ld.w [[R3:\$w[0-9]+]], +; MIPS32-DAG: insert.w [[R3]][2], [[R1]] +; MIPS32-DAG: insert.w [[R3]][3], [[R2]] +; MIPS32-DAG: st.w [[R3]], +; MIPS-ANY: .size llvm_mips_insert_d_test ; @llvm_mips_insve_b_ARG1 = global <16 x i8> , align 16 @llvm_mips_insve_b_ARG3 = global <16 x i8> , align 16 @@ -109,14 +111,14 @@ entry: declare <16 x i8> @llvm.mips.insve.b(<16 x i8>, i32, <16 x i8>) nounwind -; CHECK: llvm_mips_insve_b_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_b_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_b_ARG3)( -; CHECK-DAG: ld.b [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.b [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: insve.b [[R3]][1], [[R4]][0] -; CHECK-DAG: st.b [[R3]], -; CHECK: .size llvm_mips_insve_b_test +; MIPS-ANY: llvm_mips_insve_b_test: +; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_b_ARG1)( +; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_b_ARG3)( +; MIPS-ANY-DAG: ld.b [[R3:\$w[0-9]+]], 0([[R1]]) +; MIPS-ANY-DAG: ld.b [[R4:\$w[0-9]+]], 0([[R2]]) +; MIPS-ANY-DAG: insve.b [[R3]][1], [[R4]][0] +; MIPS-ANY-DAG: st.b [[R3]], +; MIPS-ANY: .size llvm_mips_insve_b_test ; @llvm_mips_insve_h_ARG1 = global <8 x i16> , align 16 @llvm_mips_insve_h_ARG3 = global <8 x i16> , align 16 @@ -133,14 +135,14 @@ entry: declare <8 x i16> @llvm.mips.insve.h(<8 x i16>, i32, <8 x i16>) nounwind -; CHECK: llvm_mips_insve_h_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_h_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_h_ARG3)( -; CHECK-DAG: ld.h [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.h [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: insve.h [[R3]][1], [[R4]][0] -; CHECK-DAG: st.h [[R3]], -; CHECK: .size llvm_mips_insve_h_test +; MIPS-ANY: llvm_mips_insve_h_test: +; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_h_ARG1)( +; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_h_ARG3)( +; MIPS-ANY-DAG: ld.h [[R3:\$w[0-9]+]], 0([[R1]]) +; MIPS-ANY-DAG: ld.h [[R4:\$w[0-9]+]], 0([[R2]]) +; MIPS-ANY-DAG: insve.h [[R3]][1], [[R4]][0] +; MIPS-ANY-DAG: st.h [[R3]], +; MIPS-ANY: .size llvm_mips_insve_h_test ; @llvm_mips_insve_w_ARG1 = global <4 x i32> , align 16 @llvm_mips_insve_w_ARG3 = global <4 x i32> , align 16 @@ -157,14 +159,14 @@ entry: declare <4 x i32> @llvm.mips.insve.w(<4 x i32>, i32, <4 x i32>) nounwind -; CHECK: llvm_mips_insve_w_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_w_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_w_ARG3)( -; CHECK-DAG: ld.w [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.w [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: insve.w [[R3]][1], [[R4]][0] -; CHECK-DAG: st.w [[R3]], -; CHECK: .size llvm_mips_insve_w_test +; MIPS-ANY: llvm_mips_insve_w_test: +; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_w_ARG1)( +; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_w_ARG3)( +; MIPS-ANY-DAG: ld.w [[R3:\$w[0-9]+]], 0([[R1]]) +; MIPS-ANY-DAG: ld.w [[R4:\$w[0-9]+]], 0([[R2]]) +; MIPS-ANY-DAG: insve.w [[R3]][1], [[R4]][0] +; MIPS-ANY-DAG: st.w [[R3]], +; MIPS-ANY: .size llvm_mips_insve_w_test ; @llvm_mips_insve_d_ARG1 = global <2 x i64> , align 16 @llvm_mips_insve_d_ARG3 = global <2 x i64> , align 16 @@ -181,12 +183,12 @@ entry: declare <2 x i64> @llvm.mips.insve.d(<2 x i64>, i32, <2 x i64>) nounwind -; CHECK: llvm_mips_insve_d_test: -; CHECK-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_d_ARG1)( -; CHECK-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_d_ARG3)( -; CHECK-DAG: ld.d [[R3:\$w[0-9]+]], 0([[R1]]) -; CHECK-DAG: ld.d [[R4:\$w[0-9]+]], 0([[R2]]) -; CHECK-DAG: insve.d [[R3]][1], [[R4]][0] -; CHECK-DAG: st.d [[R3]], -; CHECK: .size llvm_mips_insve_d_test +; MIPS-ANY: llvm_mips_insve_d_test: +; MIPS32-DAG: lw [[R1:\$[0-9]+]], %got(llvm_mips_insve_d_ARG1)( +; MIPS32-DAG: lw [[R2:\$[0-9]+]], %got(llvm_mips_insve_d_ARG3)( +; MIPS-ANY-DAG: ld.d [[R3:\$w[0-9]+]], 0([[R1]]) +; MIPS-ANY-DAG: ld.d [[R4:\$w[0-9]+]], 0([[R2]]) +; MIPS-ANY-DAG: insve.d [[R3]][1], [[R4]][0] +; MIPS-ANY-DAG: st.d [[R3]], +; MIPS-ANY: .size llvm_mips_insve_d_test ;