From: Nate Begeman Date: Sun, 29 Aug 2004 22:03:40 +0000 (+0000) Subject: Register sizes should be specified in bits X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=27bc7c6cae8fde58cb53d26ba73d239094ed8818;p=oota-llvm.git Register sizes should be specified in bits git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@16106 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/Skeleton/SkeletonRegisterInfo.td b/lib/Target/Skeleton/SkeletonRegisterInfo.td index 71c4aa21a4a..b8b1bb20d26 100644 --- a/lib/Target/Skeleton/SkeletonRegisterInfo.td +++ b/lib/Target/Skeleton/SkeletonRegisterInfo.td @@ -77,10 +77,10 @@ def TBU : SPR<5>; /// Register classes: one for floats and another for non-floats. /// -def GPRC : RegisterClass; -def FPRC : RegisterClass;