From: Misha Brukman Date: Thu, 5 Jun 2003 00:39:45 +0000 (+0000) Subject: Added missing 'rs1' field to F3_rdrs1imm13, 'rd' to F3_rdrs1rs2. X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=2e7e8fadf88241eddb7222ce790fb2322ec750f0;p=oota-llvm.git Added missing 'rs1' field to F3_rdrs1imm13, 'rd' to F3_rdrs1rs2. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@6618 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/SparcV9/SparcV9_F3.td b/lib/Target/SparcV9/SparcV9_F3.td index a0033d84ce1..46b702151d3 100644 --- a/lib/Target/SparcV9/SparcV9_F3.td +++ b/lib/Target/SparcV9/SparcV9_F3.td @@ -75,14 +75,13 @@ class F3_rdrs1 : F3_rd { } // F3_rdrs1simm13 - Common class of instructions that have rd, rs1, and simm13 -class F3_rdrs1simm13 : F3_rd { +class F3_rdrs1simm13 : F3_rdrs1 { bits<13> simm13; set Inst{12-0} = simm13; } - // F3_rdrs1rs2 - Common class of instructions that have rd, rs1, and rs2 fields -class F3_rdrs1rs2 : F3_rs1 { +class F3_rdrs1rs2 : F3_rdrs1 { bits<5> rs2; set Inst{4-0} = rs2; }