From: Chris Lattner Date: Tue, 14 Nov 2006 01:38:31 +0000 (+0000) Subject: minor tweaks, reject vector preinc. X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=2fe4bf453b433cfe7113e282a59bf0f1e7fb0195;p=oota-llvm.git minor tweaks, reject vector preinc. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@31717 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/PowerPC/PPCISelLowering.cpp b/lib/Target/PowerPC/PPCISelLowering.cpp index 35cf10a4c0f..066fd191c99 100644 --- a/lib/Target/PowerPC/PPCISelLowering.cpp +++ b/lib/Target/PowerPC/PPCISelLowering.cpp @@ -874,17 +874,22 @@ bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base, if (!EnablePPCPreinc) return false; SDOperand Ptr; + MVT::ValueType VT; if (LoadSDNode *LD = dyn_cast(N)) { Ptr = LD->getBasePtr(); + VT = LD->getValueType(0); } else if (StoreSDNode *ST = dyn_cast(N)) { ST = ST; - //Ptr = ST->getBasePtr(); - //VT = ST->getStoredVT(); - // TODO: handle stores. - return false; + Ptr = ST->getBasePtr(); + VT = ST->getStoredVT(); + return false; // TODO: Stores. } else return false; + // PowerPC doesn't have preinc load/store instructions for vectors. + if (MVT::isVector(VT)) + return false; + // TODO: Handle reg+reg. if (!SelectAddressRegImm(Ptr, Offset, Base, DAG)) return false;