From: Chris Lattner Date: Wed, 22 Mar 2006 00:12:37 +0000 (+0000) Subject: Enclose some variables in a scope to avoid error with some gcc versions X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=3b9fa89fcaf3eb08397c4c68b60c72fc73f8ab44;p=oota-llvm.git Enclose some variables in a scope to avoid error with some gcc versions git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@26934 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp b/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp index 6c2b188b38f..5a1aef7a7d4 100644 --- a/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp +++ b/lib/CodeGen/SelectionDAG/LegalizeDAG.cpp @@ -859,7 +859,7 @@ SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) { } break; - case ISD::VEXTRACT_VECTOR_ELT: + case ISD::VEXTRACT_VECTOR_ELT: { // We know that operand #0 is the Vec vector. If the index is a constant // or if the invec is a supported hardware type, we can use it. Otherwise, // lower to a store then an indexed load. @@ -897,10 +897,11 @@ SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) { // It's now an extract from the appropriate high or low part. Result = LegalizeOp(DAG.UpdateNodeOperands(Result, Tmp1, Tmp2)); } else { - // FIXME: IMPLEMENT STORE/LOAD lowering. + // FIXME: IMPLEMENT STORE/LOAD lowering. Need alignment of stack slot!! assert(0 && "unimp!"); } break; + } case ISD::CALLSEQ_START: { SDNode *CallEnd = FindCallEndFromCallStart(Node);