From: Richard Sandiford Date: Thu, 16 May 2013 13:39:02 +0000 (+0000) Subject: [SystemZ] Tweak register array comment X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=5a2afad335ff76ca9f2a0a4bb2a62e10763586d1;p=oota-llvm.git [SystemZ] Tweak register array comment git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@182007 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/SystemZ/MCTargetDesc/SystemZMCTargetDesc.h b/lib/Target/SystemZ/MCTargetDesc/SystemZMCTargetDesc.h index 1f70047db6b..3c9f0cb9db0 100644 --- a/lib/Target/SystemZ/MCTargetDesc/SystemZMCTargetDesc.h +++ b/lib/Target/SystemZ/MCTargetDesc/SystemZMCTargetDesc.h @@ -36,8 +36,11 @@ namespace SystemZMC { const int64_t CFAOffsetFromInitialSP = CallFrameSize; // Maps of asm register numbers to LLVM register numbers, with 0 indicating - // an invalid register. We don't use the register classes directly because - // they specify the allocation order. + // an invalid register. In principle we could use 32-bit and 64-bit register + // classes directly, provided that we relegated the GPR allocation order + // in SystemZRegisterInfo.td to an AltOrder and left the default order + // as %r0-%r15. It seems better to provide the same interface for + // all classes though. extern const unsigned GR32Regs[16]; extern const unsigned GR64Regs[16]; extern const unsigned GR128Regs[16];