From: Daniel Dunbar Date: Mon, 10 Jan 2011 15:26:21 +0000 (+0000) Subject: MC/ARM/AsmParser: Minor nitty fixes. X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=6a5c22ed89c8bb73034a70105340acf6539dc58b;p=oota-llvm.git MC/ARM/AsmParser: Minor nitty fixes. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@123175 91177308-0d34-0410-b5e6-96231b3b80d8 --- diff --git a/lib/Target/ARM/AsmParser/ARMAsmParser.cpp b/lib/Target/ARM/AsmParser/ARMAsmParser.cpp index ed664e95547..d53ce935607 100644 --- a/lib/Target/ARM/AsmParser/ARMAsmParser.cpp +++ b/lib/Target/ARM/AsmParser/ARMAsmParser.cpp @@ -26,7 +26,7 @@ #include "llvm/ADT/Twine.h" using namespace llvm; -// The shift types for register controlled shifts in arm memory addressing +/// Shift types used for register controlled shifts in ARM memory addressing. enum ShiftType { Lsl, Lsr, @@ -134,7 +134,7 @@ class ARMOperand : public MCParsedAsmOperand { const MCExpr *Val; } Imm; - // This is for all forms of ARM address expressions + /// Combined record for all forms of ARM address expressions. struct { unsigned BaseRegNum; unsigned OffsetRegNum; // used when OffsetIsReg is true @@ -436,7 +436,7 @@ public: void ARMOperand::dump(raw_ostream &OS) const { switch (Kind) { case CondCode: - OS << ARMCondCodeToString(getCondCode()); + OS << ""; break; case CCOut: OS << "";