From: Mark Yao Date: Fri, 17 Mar 2017 01:41:10 +0000 (+0800) Subject: clk: rockchip: rk3368: remove the flag ROCKCHIP_PLL_SYNC_RATE for NPLL X-Git-Tag: firefly_0821_release~299 X-Git-Url: http://demsky.eecs.uci.edu/git/?a=commitdiff_plain;h=d6ba614691a003652b04202b1176abc283504f60;p=firefly-linux-kernel-4.4.55.git clk: rockchip: rk3368: remove the flag ROCKCHIP_PLL_SYNC_RATE for NPLL NPLL is used for vop dclk, sync rate flag would cause loader display abnormal. Change-Id: Ia170a8d0b7d1f39e2c9dcbc10b5d33fd1886d5f7 Signed-off-by: Mark Yao --- diff --git a/drivers/clk/rockchip/clk-rk3368.c b/drivers/clk/rockchip/clk-rk3368.c index d4026aebb238..279c72b59b67 100644 --- a/drivers/clk/rockchip/clk-rk3368.c +++ b/drivers/clk/rockchip/clk-rk3368.c @@ -147,7 +147,7 @@ static struct rockchip_pll_clock rk3368_pll_clks[] __initdata = { [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3368_PLL_CON(16), RK3368_PLL_CON(19), 8, 4, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates), [npll] = PLL(pll_rk3066, PLL_NPLL, "npll", mux_pll_p, 0, RK3368_PLL_CON(20), - RK3368_PLL_CON(23), 8, 5, ROCKCHIP_PLL_SYNC_RATE, rk3368_pll_rates), + RK3368_PLL_CON(23), 8, 5, 0, rk3368_pll_rates), }; static struct clk_div_table div_ddrphy_t[] = {