From 44c0fd17e11dd3a6cda81632cac5b06fb1618d93 Mon Sep 17 00:00:00 2001 From: Evan Cheng Date: Fri, 25 Apr 2008 20:13:28 +0000 Subject: [PATCH] Extract the lower 64-bit if a MMX value is passed in a XMM register. git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@50292 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/Target/X86/X86ISelLowering.cpp | 12 +++++++++--- 1 file changed, 9 insertions(+), 3 deletions(-) diff --git a/lib/Target/X86/X86ISelLowering.cpp b/lib/Target/X86/X86ISelLowering.cpp index 21178ef78d0..8d376636764 100644 --- a/lib/Target/X86/X86ISelLowering.cpp +++ b/lib/Target/X86/X86ISelLowering.cpp @@ -1248,9 +1248,15 @@ X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) { ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue); // Handle MMX values passed in GPRs. - if (Is64Bit && RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass && - MVT::getSizeInBits(RegVT) == 64) - ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue); + if (Is64Bit && RegVT != VA.getLocVT()) { + if (MVT::getSizeInBits(RegVT) == 64 && RC == X86::GR64RegisterClass) + ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue); + else if (RC == X86::VR128RegisterClass) { + ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue, + DAG.getConstant(0, MVT::i64)); + ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue); + } + } ArgValues.push_back(ArgValue); } else { -- 2.34.1