oota-llvm.git
2013-05-21 Benjamin KramerDAGCombine: Avoid an edge case where it tried to create...
2013-05-21 Richard SandifordFix indentation
2013-05-21 Eric ChristopherAdd cmake bits for md5.
2013-05-21 Eric ChristopherAdd an md5 library derived from a public domain impleme...
2013-05-21 Reed KotlerAdd checks that the proper predeined stubs are being...
2013-05-21 Manman RenDwarf: use a single line table to generate assembly...
2013-05-21 Reed KotlerAdd some additional functions to the list of helper...
2013-05-20 Richard SmithComment update: these things are called "configuration...
2013-05-20 Sean SilvaLangRef.rst: Clarify how basic blocks without named...
2013-05-20 David BlaikiePR14606: Debug Info for namespace aliases/DW_TAG_import...
2013-05-20 Daniel Dunbar[docs] Minor doc tweaks.
2013-05-20 Bill WendlingThe DWARF EH pass doesn't need the TargetMachine, only...
2013-05-20 Bill WendlingNo need to store the TargetMachine variable in this...
2013-05-20 Bill WendlingRemove unused #include.
2013-05-20 Hal FinkelRename LoopSimplify.h to LoopUtils.h
2013-05-20 Sebastian Popadd polly to check-all
2013-05-20 Akira Hatanaka[mips] Add (setne $lhs, 0) instruction selection pattern.
2013-05-20 Akira Hatanaka[mips] Trap on integer division by zero.
2013-05-20 Hal FinkelRemove copied preheader insertion logic from PPCCTRLoops
2013-05-20 Hal FinkelExpose InsertPreheaderForLoop from LoopSimplify to...
2013-05-20 Justin Holewinski[NVPTX] Fix mis-use of CurrentFnSym in NVPTXAsmPrinter...
2013-05-20 Justin Holewinski[NVPTX] Add programmatic interface to NVVMReflect pass
2013-05-20 Hal FinkelRename PPC MTCTRse to MTCTRloop
2013-05-20 Hal FinkelAdd a PPCCTRLoops verification pass
2013-05-20 Benjamin KramerR600: Fix bug detected by GCC warning.
2013-05-20 Tom StellardR600: Fix rotr.ll on non-asserts builds
2013-05-20 Tom StellardR600/SI: Use a multiclass for MUBUF_Load_Helper
2013-05-20 Tom StellardR600/SI: Add a pattern for S_LOAD_DWORDX2_* instructions
2013-05-20 Tom StellardR600/SI: Add pattern for rotr
2013-05-20 Tom StellardR600: Swap the legality of rotl and rotr
2013-05-20 Tom StellardR600/SI: Add patterns for 64-bit shift operations
2013-05-20 Tom StellardR600/SI: Use the same names for VOP3 operands and encod...
2013-05-20 Tom StellardR600/SI: Make fitsRegClass() operands const
2013-05-20 Mihai PopaVSTn instructions have a number of encoding constraints...
2013-05-20 Mihai PopaQ registers are encoded in fields of the same length...
2013-05-20 Richard Sandiford[SystemZ] Add long branch pass
2013-05-20 Benjamin KramerEnable pod-like optimizations for pred and succ iterators.
2013-05-20 Justin Holewinski[NVPTX] Add GenericToNVVM IR converter to better handle...
2013-05-20 Justin Holewinski[NVPTX] Fix i1 kernel parameters and global variables...
2013-05-20 Stepan DyatkovskiyPR15868 fix.
2013-05-20 Renato GolinDisable remote MCJIT on pre-v6 ARM
2013-05-20 Bob WilsonPartially revert change in r181200 that tried to simpli...
2013-05-20 Jakob Stoklund... Also expand 64-bit bitcasts.
2013-05-20 Jakob Stoklund... Implement spill and fill of I64Regs.
2013-05-20 Jakob Stoklund... Mark i64 SETCC as expand so it is turned into a SELECT_CC.
2013-05-19 Benjamin KramerReplace some bit operations with simpler ones. No funct...
2013-05-19 Jakob Stoklund... Don't use %g0 to materialize 0 directly.
2013-05-19 Jakob Stoklund... Select i64 values with %icc conditions.
2013-05-19 Bob WilsonRemove declaration of __clear_cache for __APPLE__....
2013-05-19 Jakob Stoklund... Add floating point selects on %xcc predicates.
2013-05-19 Jakob Stoklund... Implement SPselectfcc for i64 operands.
2013-05-19 Renato GolinSubArch support in MCJIT unittest
2013-05-19 Venkatraman... [Sparc] Rearrange integer registers' allocation order...
2013-05-19 Tim NorthoverAArch64: enable MCJIT unittests
2013-05-19 Jakob Stoklund... Handle i64 FrameIndex nodes in SPARC v9 mode.
2013-05-19 Tim NorthoverAArch64: make RuntimeDyld relocations idempotent
2013-05-19 Tim NorthoverInvalidate instruction cache when setting memory to...
2013-05-19 Bob WilsonTemporarily disable this test because it is failing...
2013-05-19 Benjamin KramerMove the remaining simplify-libcalls tests to instcombi...
2013-05-19 Tim NorthoverPrint uint64_t -debug text correctly on 32-bit hosts
2013-05-18 Renato GolinUnsupported remote JIT on ARM
2013-05-18 David MajnemerisKnownToBeAPowerOfTwo: (X & Y) + Y is a power of 2...
2013-05-18 Arnold SchwaighoferLoopVectorize: Handle single edge PHIs
2013-05-18 Dmitri Gribenkodocs/Passes: fix some typos
2013-05-18 Benjamin KramerAdd basic support for ELF32-ppc relocations to llvm...
2013-05-18 Hal FinkelCheck InlineAsm clobbers in PPCCTRLoops
2013-05-18 Tim NorthoverAArch64: add CMake dependency to fix very parallel...
2013-05-18 David MajnemerX86: Bad peephole interaction between adc, MOV32r0
2013-05-18 Matt ArsenaultRemove duplicated comment
2013-05-18 Matt ArsenaultAdd LLVMContext argument to getSetCCResultType
2013-05-17 JF BastienSupport unaligned load/store on more ARM targets
2013-05-17 Rafael EspindolaFix the configure build.
2013-05-17 Rafael EspindolaConvert obj2yaml to use yamlio.
2013-05-17 Rafael EspindolaFix the build in c++11 mode.
2013-05-17 Matt ArsenaultReplace redundant code
2013-05-17 Matt ArsenaultAdd missing -*- C++ -*- to headers
2013-05-17 Derek SchuffAdd missing verb to comment in PassNameParser.h
2013-05-17 Vincent LejeuneR600: Lower int_load_input to copyFromReg instead of...
2013-05-17 Vincent LejeuneR600: Use bottom up scheduling algorithm
2013-05-17 Vincent LejeuneR600: Use depth first scheduling algorithm
2013-05-17 Vincent LejeuneR600: Replace big texture opcode switch in scheduler...
2013-05-17 Vincent LejeuneR600: Relax some vector constraints on Dot4.
2013-05-17 Vincent LejeuneR600: Improve texture handling
2013-05-17 Vincent LejeuneR600: Rename 128 bit registers.
2013-05-17 Vincent LejeuneR600: Some factorization
2013-05-17 Vincent LejeuneR600: Factorize Fetch size limit inside AMDGPUSubTarget
2013-05-17 Vincent LejeuneR600: prettier dump of clamp
2013-05-17 Tom StellardR600: Fix encoding for R600 family GPUs
2013-05-17 Tom StellardR600: Pass MCSubtargetInfo reference to R600CodeEmitter
2013-05-17 Venkatraman... [Sparc] Implements hasReservedCallFrame and hasFP.
2013-05-17 Benjamin KramerX86: Make shuffle -> shift conversion more aggressive...
2013-05-17 Benjamin KramerFileCheckize test.
2013-05-17 Benjamin KramerLoopVectorize: Simplify code. No functionality change.
2013-05-17 David Tweedr182085 introduced a change that triggered an assertion...
2013-05-17 Ulrich Weigand[PowerPC] Fix hi/lo encoding in old-style code emitter
2013-05-17 Ulrich Weigand[PowerPC] Merge/rename PPC fixup types
2013-05-17 Ulrich Weigand[PowerPC] Fix processing of ha16/lo16 fixups
2013-05-17 Sylvestre LedruFix a typo (ouput => output)
2013-05-17 Benjamin KramerDon't cast away constness.
2013-05-17 David TweedMinor changes to the MCJITTest unittests to use the...
next