arm: rockchip: remove setting for rk timer
[firefly-linux-kernel-4.4.55.git] / arch / arm / mach-rockchip / rockchip.c
1 /*
2  * Device Tree support for Rockchip SoCs
3  *
4  * Copyright (c) 2013 MundoReader S.L.
5  * Author: Heiko Stuebner <heiko@sntech.de>
6  *
7  * This program is free software; you can redistribute it and/or modify
8  * it under the terms of the GNU General Public License as published by
9  * the Free Software Foundation; either version 2 of the License, or
10  * (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  */
17
18 #include <linux/kernel.h>
19 #include <linux/init.h>
20 #include <linux/of_platform.h>
21 #include <linux/irqchip.h>
22 #include <linux/clk-provider.h>
23 #include <linux/clocksource.h>
24 #include <linux/mfd/syscon.h>
25 #include <linux/regmap.h>
26 #include <asm/mach/arch.h>
27 #include <asm/mach/map.h>
28 #include <asm/hardware/cache-l2x0.h>
29 #include "core.h"
30 #include "pm.h"
31
32 #define RK3288_GRF_SOC_CON0 0x244
33 #define RK3288_GRF_SOC_CON2 0x24C
34 #define RK3288_TIMER6_7_PHYS 0xff810000
35
36 static void __init rockchip_timer_init(void)
37 {
38         if (of_machine_is_compatible("rockchip,rk3288")) {
39                 struct regmap *grf;
40
41                 /*
42                  * Disable auto jtag/sdmmc switching that causes issues
43                  * with the mmc controllers making them unreliable
44                  */
45                 grf = syscon_regmap_lookup_by_compatible("rockchip,rk3288-grf");
46                 if (!IS_ERR(grf)) {
47                         regmap_write(grf, RK3288_GRF_SOC_CON0, 0x10000000);
48
49                         /* Set pwm_sel to RK design PWM; affects all PWMs */
50                         regmap_write(grf, RK3288_GRF_SOC_CON2, 0x00010001);
51                 } else {
52                         pr_err("rockchip: could not get grf syscon\n");
53                 }
54         }
55
56         of_clk_init(NULL);
57         clocksource_probe();
58 }
59
60 static void __init rockchip_dt_init(void)
61 {
62         rockchip_suspend_init();
63         of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
64         platform_device_register_simple("cpufreq-dt", 0, NULL, 0);
65 }
66
67 static const char * const rockchip_board_dt_compat[] = {
68         "rockchip,rk2928",
69         "rockchip,rk3066a",
70         "rockchip,rk3066b",
71         "rockchip,rk3188",
72         "rockchip,rk3288",
73         NULL,
74 };
75
76 DT_MACHINE_START(ROCKCHIP_DT, "Rockchip (Device Tree)")
77         .l2c_aux_val    = 0,
78         .l2c_aux_mask   = ~0,
79         .init_time      = rockchip_timer_init,
80         .dt_compat      = rockchip_board_dt_compat,
81         .init_machine   = rockchip_dt_init,
82 MACHINE_END